# Muffin Rockets Processor

## **Table of Contents**

| Registers                                | 03 |
|------------------------------------------|----|
| Assembly Conventions                     | 04 |
| Assembly to Machine Translation          | 05 |
| Instruction Details                      | 06 |
| Warp Function Details                    | 07 |
| Instruction Formats                      | 08 |
| Euclid's Algorithm : Assembler Code      | 11 |
| Euclid's Algorithm : Machine Code        | 12 |
| Loading Large immediates : Assembly Code | 13 |
| Loading Large immediates : Machine Code  | 14 |
| Code Snippets for Other Instructions     | 14 |
| Interrupts                               | 15 |
| Register Transfer Language               | 16 |
| Warp Function RTL                        | 17 |
| Component Design and Description         | 18 |
| Component Details                        | 28 |
| Control Signals                          | 31 |
| Integration Testing                      | 32 |
| Control Unit                             | 34 |

## Registers

- Reserved (Hardwired) Registers
  - \$0 Register 0 is hardwired to 0 \$0.
- Argument Registers
  - \$1 Register 1 is meant for argument \$a0.
  - \$2 Register 2 is meant for argument \$a1.
- Temporary Registers
  - \$3 Register 3 is meant for temporary \$t0.
  - \$4 Register 4 is meant for temporary \$11.
  - \$5 Register 5 is meant for temporary \$t2.
  - \$6 Register 6 is meant for temporary \$t3.
- Save Registers
  - \$7 Register 7 is meant for save value \$s0.
  - \$8 Register 8 is meant for save value \$s1.
  - \$9 Register 9 is meant for save value \$s2.
- Stack Pointer
  - \$10 Register 10 is meant for the stack pointer \$sp.
- Return Address
  - \$11 Register 11 is meant for the return address \$ra.
- Return Value
  - \$12 Register 12 is meant for the return value \$rv.
- Assembler Temporary
  - \$13 Register 13 is meant for an assembler temporary value \$at.
- Interrupt Handlers
  - \$14 Register 14 is meant for interrupt handling \$i0.
  - \$15 Register 15 is meant for interrupt handling \$i1.

## **Assembly Conventions**

- Callers are required to:
  - Create a stack to save their current return address.
  - Fill registers 2 and 3 with arguments meant for the procedure being called.
  - Fill registers 10-12 with values meant to persist through the procedure call.
  - Update the return address register with the address of the instruction after the jump to the procedure call.
  - Jump to the procedure call.
  - Load values from the stack into the corresponding register.
    - 1. Specifically, the return address should be put into register 11.
  - Undo the stack.
  - If relevant, use register 12 as the return value of the procedure call.
- Callees are required to:
  - Save values in the save registers to memory.
    - 1. Note, callees are free to use temporary registers.
  - Load the save values from memory to registers before returning.
    - 1. These will not be modified throughout the rest of the procedure.
  - Use register 12 as storage for a single return value.
  - Jump to the return address.
- For Interrupt handling, two non-clear warp instructions should be separated with a single no-op (add \$0 \$0 \$0).
- If branch is out of range, an inverse conditional branch should branch over a jump instruction. For example, if a branch intended to go forward 8 instructions, the following should be used instead:

| bne | <br> | # Branch out of range for beq. |
|-----|------|--------------------------------|
| j   | <br> | # Address to jump to.          |
|     |      | # Line bne should jump to.     |

## **Assembly to Machine Translation**

- Opcode will denote the bits that will determine if the instruction is an add, load word, save word, branch, etc.
- Rs will denote the source register for operations whose operands are registers but will not change the value in rs.
- Rt will denote the secondary register for operations whose operands are registers but will not change the value in rt.
- Rd will denote the destination register for operations where the result will be stored in the destination register, overwriting the value that was there.
- o Immediate will denote an integer value.
- Instruction Types
  - A-Type

| 4-Bit Opcode | 4-Bit Register | 4-Bit Register | 4-Bit Register |
|--------------|----------------|----------------|----------------|
|              | Source         | Temporary      | Destination    |

o M-Type

| 4-Bit Opcode | 4-Bit Register | 4-Bit Register | 4-Bit Immediate |
|--------------|----------------|----------------|-----------------|
|              | Source         | Destination    |                 |

o C-Type

| 4-Bit Opcode | 4-Bit Register | 8-Bit Immediate |
|--------------|----------------|-----------------|
|              | Destination    |                 |

J-Type

| 4-Bit Opcode | 12-Bit Immediate |
|--------------|------------------|
|--------------|------------------|

o IH-Type

| 0x0101 | 4-Bit Register<br>Source | 4-bit Selector | 4-Bit Function<br>Code |
|--------|--------------------------|----------------|------------------------|
|        | Course                   |                | Oodo                   |

## **Instruction Details**

| Op code | Instruction | Instruction name     | Туре | Instruction format                                        |
|---------|-------------|----------------------|------|-----------------------------------------------------------|
| 0000    | add         | Add                  | А    | \$rd, \$rs, \$rt   \$rd = \$rs + \$rt                     |
| 0001    | sub         | Subtract             | А    | \$rd, \$rs, \$rt   \$rd = \$rs - \$rt                     |
| 0010    | and         | And                  | А    | \$rd, \$rs, \$rt   \$rd = \$rs & \$rt                     |
| 0011    | or          | Or                   | А    | \$rd, \$rs, \$rt   \$rd = \$rs   \$rt                     |
| 0100    | addi        | Add immediate        | С    | \$rd, IMM   \$rd = \$rd + IMM                             |
| 0101    | warp        | Warp                 | IH   | Varies (see below)                                        |
| 0110    | ori         | Or immediate         | С    | \$rd, IMM   \$rd = \$rd   IMM                             |
| 0111    | slt         | Set less than        | A    | \$rd, \$rs, \$rt   \$rd = 1 if (\$rs < \$rt), 0 otherwise |
| 1000    | lw          | Load word            | М    | \$rd, \$rs, IMM   \$rd = Mem[\$rs + IMM]                  |
| 1001    | sw          | Store word           | М    | \$rd, \$rs, IMM   Mem[\$rs + IMM] = \$rd                  |
| 1010    | lui         | Load upper immediate | С    | \$rd, IMM   \$rd = IMM(upper 8 bits)                      |
| 1011    | beq         | Branch equal         | М    | \$rs, \$rt, IMM   PC = PC + IMM if \$rs = \$rt.           |
| 1100    | bne         | Branch not equal     | М    | \$rs, \$rt, IMM   PC = PC + IMM if \$rs != \$rt.          |
| 1101    | jal         | Jump and link        | J    | IMM   \$ra = PC + 1   PC = PC[15:12] + IMM                |
| 1110    | j           | Jump                 | J    | IMM   PC = PC[15:12] + IMM                                |
| 1111    | jr          | Jump register        | J    | \$rs   PC = \$rs                                          |

# **Warp Function Details**

| Warp function | Function code | Instruction | Instruction format |
|---------------|---------------|-------------|--------------------|
| Move          | 0000          | mv          | \$rs xxxx 0000     |
| Clear         | 0001          | clr         | xxxx selector 0001 |
| Read          | 0010          | rd          | xxxx xxxx 0010     |
| Display       | 0011          | dsp         | xxxx location 0011 |

## **Instruction Formats**

- Add
  - o add \$rd, \$rs, \$rt | \$rd = \$rs + \$rt

| -            |             |             |             |
|--------------|-------------|-------------|-------------|
| 0x0 (4 bits) | rs (4 bits) | rt (4 bits) | rd (4 bits) |

- Subtract
  - sub \$rd, \$rs, \$rt | \$rd = \$rs \$rt

| 0x1 (4 bits) | rs (4 bits) | rt (4 bits) | rd (4 bits) |
|--------------|-------------|-------------|-------------|

- And
  - o and \$rd, \$rs, \$rt | \$rd = \$rs and \$rt

| 0v2 (4 bits) rs (4 bits) rt (4 bits)       |                        |             |             |
|--------------------------------------------|------------------------|-------------|-------------|
| 1 UXZ (4 DIIS)   18 (4 DIIS)   11 (4 DIIS) | 2 (4 bits) rs (4 bits) | rt (4 bits) | rd (4 bits) |

- Or
  - o or \$rd, \$rs, \$rt | \$rd = \$rs or \$rt

| 0x3 (4 bits) | rs (4 bits) | rt (4 bits) | rd (4 bits) |
|--------------|-------------|-------------|-------------|

- Add immediate
  - o addi \$rd, IMM | \$rd = \$rd + IMM.

| 0x4 (4 bits) | rd (4 bits) | immediate (8 bits) |
|--------------|-------------|--------------------|
| 0x4 (4 bits) | rd (4 bits) | immediate (8 bits) |

- Move
  - o mv \$rd | \$rd = interrupt\_register

| - 1 +        |             |              |     |  |
|--------------|-------------|--------------|-----|--|
| 0x5 (4 bits) | rd (4 bits) | 4-bit unused | 0x0 |  |

- Clear
  - o clr IMM | interrupt\_register[IMM] = 0

| 0x5 (4 bits) | 4 bits unused | 4-bit immediate | 0x1 |
|--------------|---------------|-----------------|-----|
| ` '          |               |                 |     |

- Read
  - o rd IMM | interrupt\_register[IMM] = 0

| 0x5 (4 bits) | 4 bits unused | 4-bit immediate | 0x2 |
|--------------|---------------|-----------------|-----|
|--------------|---------------|-----------------|-----|

|   | <u> </u> |         |
|---|----------|---------|
| • | I )ISI   | olay    |
| _ | _,_,     | J. C. y |

o dsp II

IMM | displayOut = Mem[decoder[IMM]]

### Or immediate

o ori

 $rd, IMM \mid rd = rd or IMM.$ 

| 0x6 (4 bits) rd (4 bits) immediate (8 bits | s) |
|--------------------------------------------|----|
|--------------------------------------------|----|

### Set less than

o slt

 $rd, rs, rt \mid rd = 1 \text{ if } (rs < rt), 0 \text{ otherwise.}$ 

| 0x7 (4 bits) | rs (4 bits) | rt (4 bits) | rd (4 bits) |
|--------------|-------------|-------------|-------------|
|--------------|-------------|-------------|-------------|

### Load word

o lw

\$rd, \$rs, IMM | \$rd = Mem[\$rs + IMM]

| 0x8 (4 bits) | rs (4 bits) | rd (4 bits) | immediate (4<br>bits) |
|--------------|-------------|-------------|-----------------------|

### Store word

o sw

\$rd, \$rs, IMM | Mem[\$rs + IMM] = \$rd

| 0x9 (4 bits) | rs (4 bits) | rd (4 bits) | immediate(4 |
|--------------|-------------|-------------|-------------|
|              |             |             | bits)       |

### Load upper immediate

o lui \$rd, IMM | \$rd = IMM(upper 8 bits)

| 0xA (4 bits) rd (4 bits) immediate (8 bits | s) |
|--------------------------------------------|----|
|--------------------------------------------|----|

### Branch equal

beq

\$rs, \$rt, IMM | PC = PC + IMM if \$rs = \$rt.

| 0xC (4 bits) | rs (4 bits) | rt (4 bits) | immediate (4 |
|--------------|-------------|-------------|--------------|
|              |             |             | bits)        |

### Branch not equal

o bne \$rs, \$rt, IMM | PC = PC + imm if \$rs != \$rt.

| 0xD (4 bits) | rs (4 bits) | rt (4 bits) | immediate (4<br>bits) |
|--------------|-------------|-------------|-----------------------|
|              |             |             | DIIS)                 |

Jump

o j IMM | PC = PC[15:12] + IMM

| 0xE (4 bits) | immediate (12 bits) |
|--------------|---------------------|
|--------------|---------------------|

• Jump and link

o jal IMM | \$ra = PC + 1 | PC = PC[15:12] + IMM

| 0xB (4 bits) | immediate (12 bits)  |
|--------------|----------------------|
| OVD (4 DIG)  | ininediate (12 bits) |

• Jump register

o jr \$rs | PC = \$rs

| 0xF (4 bits) | rd (4 bits) | 0x0 (4 bits) | 0x0 (4 bits) |
|--------------|-------------|--------------|--------------|
|--------------|-------------|--------------|--------------|

# **Euclid's Algorithm : Assembler Code**

| <u>Addr</u> | <u>Instruc</u> | <u>tion</u>      | <u>Comments</u>                               |
|-------------|----------------|------------------|-----------------------------------------------|
|             |                |                  | # relPrime starts                             |
| 0x0001      | addi           | \$sp, -3         | # Increase the \$sp by 3                      |
|             |                |                  | # (create 2-word stack).                      |
| 0x0002      | sw             | \$ra, \$sp, 0    | # Store the return address onto               |
|             |                |                  | # the stack at \$sp[0].                       |
| 0x0003      | sw             | \$a0, \$sp, 2    | # Store <i>n</i> onto the stack at \$sp[2].   |
| 0x0004      | lw             | \$a0, \$sp, 2    | # Load n off of stack.                        |
| 0x0005      | SW             | \$a1, \$sp, 1    | # Store <i>m</i> at \$sp[1].                  |
|             |                |                  | # Call GCD.                                   |
| 0x0006      | jal            | 0x010            | # Jump to gcd. PC = 0x0010.                   |
| 0x0007      | lw             | \$a1, \$sp, 1    | # Load the previous <i>m</i> into \$a1.       |
| 0x0008      | addi           | \$a1, 1          | # Add 1 to \$a1                               |
| 0x0009      | addi           | \$rv, -1         | # Subtract one from \$rv.                     |
| 0x000a      | bne            | \$rv, \$0, 0x9   | # Check if \$rv = 0; if not, return to 0x0004 |
| 0x000b      | add            | \$rv, \$0, \$a1  | # Put the current <i>m</i> into the \$rv      |
| 0x000c      | addi           | \$rv, -1         | # subtract one from \$rv                      |
| 0x000d      | lw             | \$ra, \$sp, 0    | # Restore \$ra from stack.                    |
| 0x000e      | addi           | \$sp, 3          | # Undo the stack                              |
| 0x000f      | jr             | \$ra             | # Return to caller function.                  |
|             |                |                  | # GCD starts.                                 |
| 0x0010      | bne            | \$a0, \$0, 0x1   | # If \$a0 == 0, branch ahead                  |
|             |                |                  | # to 0x0012. Let \$a0 = a.                    |
| 0x0011      | j              | 0x01b            | # Assist branch in jumping.                   |
| 0x0012      | bne            | \$a1, \$0, 0x1   | # If \$a1 == 0, branch ahead                  |
|             |                |                  | # to 0x0014. Let \$a1 = b.                    |
| 0x0013      | j              | 0x01d            | # Assist branch in jumping.                   |
| 0x0014      | beq            | \$a1, \$a0, 0x4  | # Branch if \$a1 and \$a0 are the same        |
| 0x0015      | slt            | \$t0, \$a1, \$a0 | # If b < a, \$t0 = 1. Otherwise, \$t0 = 0.    |
| 0x0016      | beq            | \$t0, \$0, 0x2   | # If \$t0 == 1, branch ahead to 0x0180.       |
| 0x0017      | sub            | \$a0, \$a0, \$a1 | # a = a - b.                                  |
| 0x0018      | j              | 0x010            | # Jump back to 0x0010.                        |
| 0x0019      | sub            | \$a1, \$a1, \$a0 | # b = b - a.                                  |
| 0x001a      | j<br>          | 0x010            | # Jump back to 0x0010.                        |
| 0x001b      | add            | \$rv, \$a1, \$0  | # Put b into \$rv.                            |
| 0x001c      | jr             | \$ra             | # Return to caller function.                  |
| 0x001d      | add            | \$rv, \$a0, \$0  | # Set \$rv = a.                               |
| 0x001e      | jr             | \$ra             | # Return to caller function.                  |

# **Euclid's Algorithm : Machine Code**

| <u>Addr</u> | Machine Code        | Assembly Code |           |
|-------------|---------------------|---------------|-----------|
| 0x0000      | 0100 1010 1111 1101 | # addi \$sp   | -3        |
| 0x0002      | 1001 1011 1010 0000 | # sw \$ra \$  | Ssp 0     |
| 0x0003      | 1001 0001 1010 0010 | # sw \$a0 \$  | Ssp 2     |
| 0x0004      | 1000 0001 1010 0010 | # lw \$a0 \$  | Ssp 2     |
| 0x0006      | 1001 0010 1010 0001 | # sw \$a1 \$  | Ssp 1     |
| 0x0008      | 1101 0000 0001 0000 | # jal         | 0x010     |
| 0x0009      | 1000 0010 1010 0001 | # lw \$a1 \$  | Ssp 1     |
| 0x0000      | 0100 0010 0000 0000 | # addi \$a1   | 1         |
| 0x000a      | 0100 1100 1111 1111 | # addi \$rv   | -1        |
| 0x000b      | 1100 1100 0000 1000 | # bne \$rv \$ | 8x0 0x8   |
| 0x000c      | 0000 1100 0000 0010 | # add \$rv \$ | 60 \$a1   |
| 0x0000      | 0100 1100 1111 1111 | # addi \$rv   | -1        |
| 0x000d      | 1000 1011 1010 0000 | # lw \$ra \$  | Ssp 0     |
| 0x000e      | 0100 1010 0000 0011 | # addi \$sp   | 3         |
| 0x000f      | 1111 1011 xxxx xxxx | # jr          | \$ra      |
| 0x0010      | 1100 0001 0000 0001 | # bne \$a0 \$ | 0x1       |
| 0x0011      | 1110 0000 0001 1011 | # j           | 0x01b     |
| 0x0012      | 1100 0010 0000 0001 | # bne \$a1 \$ | 0x1       |
| 0x0013      | 1110 0000 0001 1101 | # j           | 0x01d     |
| 0x0000      | 1011 0010 0001 0100 | # beq \$a1 \$ | \$a0 0x04 |
| 0x0014      | 0111 0011 0010 0001 | # slt \$t0 \$ | Sa1 \$a0  |
| 0x0015      | 1011 0011 0000 0010 | # beq \$t0 \$ | 0x2       |
| 0x0016      | 0001 0001 0001 0010 | # sub \$a0 \$ | Sa0 \$a1  |
| 0x0017      | 1110 0000 0001 0000 | # j           | 0x010     |
| 0x0018      | 0001 0010 0010 0001 | # sub \$a1 \$ | Sa1 \$a0  |
| 0x0019      | 1110 0000 0001 0000 | # j           | 0x010     |
| 0x001a      | 0000 1100 0010 0000 | # add \$rv \$ | Sa1 \$0   |
| 0x001b      | 1111 1011 xxxx xxxx | # jr          | \$ra      |
| 0x001c      | 0000 1100 0001 0000 | # add \$rv \$ | Sa0 \$0   |
| 0x001d      | 1111 1011 xxxx xxxx | # jr          | \$ra      |

## **Loading Large Immediates : Assembly Code**

| <u>Addr</u> | <u>Instruction</u> |            | <u>Instruction</u>                |  | <u>Comments</u> |  |  |
|-------------|--------------------|------------|-----------------------------------|--|-----------------|--|--|
| 0x0000      | lui                | \$t0, 0x12 | # Load 0x12 to upper half of \$t0 |  |                 |  |  |
| 0x0001      | ori                | \$t0, 0x34 | # Load 0x34 to lower half of \$t0 |  |                 |  |  |

# **Loading Large Immediates : Machine Code**

| <u>Addr</u> | Machine C | Machine Code |      |       | Assembly Code |      |  |
|-------------|-----------|--------------|------|-------|---------------|------|--|
| 0x0000      | 1010 00   | 011 0001     | 0010 | # lui | \$t0,         | 0x12 |  |
| 0x0001      | 0110 00   | 011 0011     | 0100 | # ori | \$tO,         | 0x34 |  |

## **Code Snippets for Other Instructions**

```
and
      $t2, $t0, $t1
                          # Let $t0 = 0xf0f0, $t1 = 0xa0a0
                                 1111 0000
                                               1111
                           #
                                                     0000
                           # &
                                 1010 0000
                                              1010
                                                     0000
                                 1010 0000 1010 0000
                           # $t2 = 0xa0a0.
      $t2, $t0, $t1
                          # Let $t0 = 0xf0f0, $t1 = 0xafa0
or
                                 1111 0000 1111
                                                     0000
                           # [or] 1010 1111
                                               1010
                                                     0000
                                 1111 1111
                                               1111
                                                     0000
                           #$t2 = 0xfff0
                          # Let t0 = 0xf0f0, imm = 0xfa
ori
      $t0,
              0x4a
                          # imm sign-extended = 0xfffa
                           #
                                 1111 0000 1111
                                                     0000
                           # [or] 1111 1111
                                               1111
                                                     1010
                                 1111 1111
                                               1111
                                                     1010
                           #$t0 = 0xfffa
                          # 16 bit immediate imm = 0x1234
lui
      $t0,
              imm[up]
                          # Load the top 8 bits of imm.
                          # $t0 = 0x12
```

## **Interrupts**

This processor utilizes a special interrupt register.

## Its 8 bits are as follows:

| 7   | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|-----|-----|-----|-----|---|---|---|---|
| SW3 | SW2 | SW1 | SW0 | N | E | S | W |

SW = Switch on FPGA

N/E/S/W = North/East/South/West buttons on FPGA

There is a check made in the instruction fetch cycle of each instruction to see if there are currently any un-handled interrupts.

## **Register Transfer Language**

| A-type<br>instruction<br>s | C-type<br>instruction<br>s            | Load<br>word/Store<br>word                                                      | Branc<br>hes                             | Jump                                            | Jump<br>Register         | Jump and<br>Link                              | Load Upper Immediate          | Jump 'n' Link |
|----------------------------|---------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------|--------------------------|-----------------------------------------------|-------------------------------|---------------|
|                            |                                       |                                                                                 |                                          | I = Mem[F<br>PC = PC                            |                          |                                               |                               |               |
|                            |                                       |                                                                                 | ALU                                      | A = Reg[l[1<br>B = Reg[l[7<br>JOut = PC + sign- | 7:4]]                    | D])                                           |                               |               |
| ALUOut =<br>A op B         | ALUOut = A op sign-exte nd**(I[7:0] ) | ALUOut = A<br>+<br>sign-extend*<br>(I[3:0])                                     | if (A<br>==<br>B):<br>PC =<br>ALU<br>Out | PC =<br>PC[15:12]   <br>I[11:0]                 | PC =<br>Reg[l[11<br>:8]] | ALUOut= PC<br>+ 0                             | Reg[I[11:8]] = extend(I[7:0]) | PC = A        |
| Reg[i[3:0]]<br>= ALUOut    | Reg[l[11:<br>8]] =<br>ALUOut          | load:<br>MDR =<br>Mem[ALUOu<br>t]<br>store:<br>Mem[ALUOu<br>t] =<br>Reg[I[7:4]] |                                          |                                                 |                          | PC = PC[15:12]    (I[11:0]) Reg[0xb] = ALUOut |                               |               |
|                            |                                       | load:<br>Reg[l[7:4]] =<br>MDR<br>store: no op                                   |                                          |                                                 |                          |                                               |                               |               |

sign-extend\* will sign-extend a 4-bit integer to a 16-bit integer.

sign-extend\*\* will sign-extend an 8-bit integer to a 16-bit integer.

sign-extend\*\*\* will sign-extend a 12-bit integer to a 16-bit integer .

extend will create a 16-bit value where the most significant 8-bits are the given immediate and the least significant are 0s.

# **Warp Function RTL**

| mv                                                                                          | clear                                  | read                     | display        |  |  |  |  |  |
|---------------------------------------------------------------------------------------------|----------------------------------------|--------------------------|----------------|--|--|--|--|--|
| I = Mem[PC] PC = PC + 1 A = Reg[I[11:8]] B = Reg[I[7:4]] ALUOut = PC + sign-extend*(I[3:0]) |                                        |                          |                |  |  |  |  |  |
| Reg[IR[11:8]]= InterruptRegister                                                            | PC = EPC InterruptRegister[SELECT] = 0 | Mem[decodeOut] = lcdData | Mem[decodeOut] |  |  |  |  |  |
| blank IcdDisplay = I                                                                        |                                        |                          |                |  |  |  |  |  |
|                                                                                             |                                        |                          |                |  |  |  |  |  |

| interrupt = 1                            |
|------------------------------------------|
| EPC = PC PC = Int_handler_master_address |

## **Component Design and Description**

- PC Register
  - Description: This register will hold the program counter.
  - Input: 16-bitOutput: 16-bit
  - Control Signal:PCWrite will indicate if the input will be written to the PC register.
  - o Tests:
    - init: input = 0x0000, PCWrite = 1
    - $\blacksquare$  expect: output = 0x0000
    - init: input = 0x0001, PCWrite = 0
    - $\blacksquare$  expect: output = 0x0000
- Memory Block:
  - o Description: Block of memory that will store both instructions and data.
  - Input: 16-bit Address whose data will be outputted, 16-bit Data that will
    - be written to the given Address if MemWrite is 1.
  - Output: 16-bit Value at the input Address
  - Control Signal:1-bit MemWrite will write the given Data to the given Address
  - Tests:
    - init: addr = 0x0000, data = 0x0001, MemWrite = 1
    - expect: read = 0x0000
    - init: addr = 0x0000, data = 0x0002, MemWrite = 0
    - expect: read = 0x0001
    - init: addr = 0x0000, data = 0xffff, MemWrite = 0
    - expect: read = 0x0001 (?)
    - init: addr = 0x0000, data = 0xffff, MemWrite = 1
    - expect: read = 0x0001 (?)
    - init: addr = 0x0000, data = 0x0000, MemWrite = 0
    - expect: read = 0xffff

• Instruction Register:

o Description: Register to store the current instruction.

Input: 16-bit Instruction

Output: 4-bit Instruction[15:12], 4-bit Instruction[11:8], 4-bit Instruction[7:4],

8-bit Instruction[7:0]

- o Control Signal:1-bit RegWrite will store the incoming instruction to the register.
- Tests:
  - init: in = 0x1234, RegWrite = 1
  - expect: Read1 = 0x1, Read2 = 0x2, Read3 = 0x3, Read4 = 0x34
  - init: in = 0x4321, RegWrite = 0
  - expect: Read1 = 0x1, Read2 = 0x2, Read3 = 0x3, Read4 = 0x34
- Sign-Extension (12 to 16 bit):
  - o Description: Sign-extend the given 12-bit value to a 16-bit value.
  - Input: 12-bit value to be extended.
  - Output: 16-bit value
  - Tests:
    - init: in = 0x123
    - $\blacksquare$  expect: out = 0x0123
    - $\blacksquare$  init: in = 0xf23
    - expect: out = 0xff23
- Register Write Address Mux:
  - Description: 4 Options for the wire whose value will be the register to write to.
  - Input: 4-bit Instruction[11:8], 4-bit Instruction[7:4], 4-bit Instruction[3:0],
    - 4-bit 0xb
  - Output: 4-bit register address
  - Control Signal:2-bit RegWriteAddr will choose the register to write to.
  - o Tests:
    - init: in1 = 0x1, in2 = 0x2, in3 = 0x3, in4 = 0xb, RegWriteAddr = 0x0
    - $\blacksquare$  expect: out = 0x1
    - init: RegWriteAddr = 0x1
    - $\blacksquare$  expect: out = 0x2
    - init: RegWriteAddr = 0x2
    - $\blacksquare$  expect:out = 0x3
    - init: RegWriteAddr = 0x3
    - expect:out = 0xb

• Register Write Data Mux:

Description: 4 Options for the data to write to a general register.

Input: 16-bit ALUOut, 16-bit MDR, 16-bit Extended Instruction[7:0],

Interrupt Register

Output: 16-bit value

- Control Signal:2-bit RegWriteData will choose the data to write.
- Tests:
  - init: in1 = 0x0001, in2 = 0x0002, in3 = 0x0003, RegWriteData= 0x0
  - expect:out = 0x0001
  - init: RegWriteData = 0x1
  - $\blacksquare$  expect: out = 0x0002
  - init: RegWriteData = 0x2
  - $\blacksquare$  expect:out = 0x0003
- Sign-Extension (8 to 16 bit):

Description: Sign-extend an 8-bit value to 16-bits

Input: 8-bit valueOutput: 16-bit value

- Tests:
  - $\blacksquare$  init: in = 0x12
  - $\blacksquare$  expect:out = 0x0012
  - $\blacksquare$  init: in = 0xf2
  - expect:out = 0xfff2
- Sign-Extension (4 to 16 bit):

Description: Sign-extend a 4-bit value to 16-bits

Input: 4-bit valueOutput: 16-bit value

- o Tests:
  - $\blacksquare$  init: in = 0x1
  - $\blacksquare$  expect:out = 0x0001
  - $\blacksquare$  init: in = 0x8
  - expect:out = 0xfff8

- Load-Upper Extension (8 to 16 bit):
  - Description: Extend an 8-bit value to 16 bit value as such:
    - Given 0x12 -> 0x1200
  - Input: 8-bit valueOutput: 16-bit value
  - Tests:
    - $\blacksquare$  init: in = 0x12
    - $\blacksquare$  expect:out = 0x1200
    - $\blacksquare$  init: in = 0xff
    - expect:out = 0xff00
- Extended Value Mux:
  - Description: Choose which of the sign-extended values to be output.
  - o Input: 16-bit value, 16-bit value
  - Output: 16-bit value
  - Control Signal:1-bit ExtValue will choose the extended value to output.
  - Tests:
    - init: in1 = 0xfff2, in2 = 0x0012, ExtValue = 0x0
    - expect:out = 0xfff2
    - init: ExtValue = 0x1
    - $\blacksquare$  expect:out = 0x0012
- General Register File:
  - Description: Register file for our 16 general registers.
  - Input: 4-bit Read Address 1, 4-bit Read Address 2, 4-bit Write Address,
    - 16-bit Write Data
  - Output: 16-bit Read Out 1, 16-bit Read Out 2
  - Control Signal:1-bit RegWrite will indicate that we will write the Write Data to the Write Address
  - Tests:
    - init: ReadAddr1 = 0xf, ReadAddr2 = 0xa, WriteAddr = 0xc, Write = 0x1234, RegWrite = 1
    - expect:Read1 = (initial value), Read2 = (initial value)
    - init: ReadAddr1 = 0xc, ReadAddr2 = 0xc, WriteAddr = 0xf, Write = 0x1234, RegWrite = 0
    - expect: Read1 = 0x1234, Read2 = 0x1234
    - init: ReadAddr1 = 0xf, ReadAddr2 = 0xf, WriteAddr = 0xb, Write = 0x4212, RegWrite = 1
    - expect: Read1 = not 0x1234, Read2 = not 0x1234

• A Register:

o Description: Register to store the Read Out 1 value from General Reg. File

Input: 16-bit Read Out 1

Output: 16-bit value

Tests:

init: in = 0x1234expect:out = 0x1234

B Register:

o Description: Register to store the Read Out 2 value from General Reg. File

o Input: 16-bit Read Out 2

Output: 16-bit value

Tests:

init: in = 0x1234expect:out = 0x1234

ALU Source A Mux:

Description: The unit for deciding what will go into the first half of the ALU
 Input: It has two inputs that are 16-bit values. The inputs include what is in register A and the value of the PC register.

Output: It will have an output of a 16-value.

o Control Signal:It is given a control signal that is ALUSrcA that tells which to use.

Tests: We will write tests for the different inputs.

o Inputs: 0x0003 in 0, 0x0445 in 1. If mux is 0, output expected is 0x0003. If mux is 1, 0x0445 is expected output.

- add \$t0, \$t0, \$t1 \$t0 has value 0x00aa and \$t1 has value 0x0011
  - We expect the new value 0x00bb to be stored into register \$t0 and the program counter to be 1 higher.
- sw \$t0, (\$a0)0 \$a0 has a value of 2 and \$t0 is at memory 0x002a
  - We expect that 2 will be stored at the location 0x002a

### ALU Source B Mux:

Description: The unit for deciding what will go into the second half of the ALU

o Input: It has four inputs that are 16-bit values. The inputs include

what is in register B, an immediate of a 1, different immediates

that were sign-extended.

Output: It will have an output of a 16-value.

o Control Signal: It is given a control signal that is ALUSrcB that tells which to use.

Tests: We will check the 4 different settings of the mux

o Inputs: 0x002a, 0x0001, 0x00ff, 0x0fff. If mux is 0, output is 0x002a. If mux is 1, output is 0x0001. If mux is 2, output is 0x00ff. If mux is 3, output is 0x0fff.

- jal \$t0 \$t0 has value 0x0004 and we are at 0x0001
  - We expect the value in PC register to change to 0x0004 and the value of the line after 0x0001 : 0x0002 will be in the \$ra register.
- add \$t0, \$t0, \$t1 \$t0 value 0x00aa and \$t1 has value 0x0011
  - We expect the new value 0x00bb to be stored into register \$t0 and we expect the program counter to be 1 higher.
- beg \$t0, \$t0, 0x0003
  - We expect the program counter to increase by 4. (once at the very beginning and three more when the branch is run.
- j \$t2 the value of the PC is 0x0002 and \$t2 is 0x0ff0
  - We expect the new value of the PC Register to be 0x0ff0

#### ALU:

Description: The unit for calculation within the processor. This takes care of all the arithmetic computations.

Input: It has two inputs that are 16-bit values.

Output: It will have an output of a 16-value.

Control Signal: It is given a control signal to dictate what operation the ALU will
use.

## ALU Operation:

Description: This is the operation that we tell the ALU to use.

o Input: It has one input of a 4 bit value which is taken from the op code

of the instruction.

Output: It will have an output of a 3-bit value.

• Tests: We will check many different operations.

- o If it is an add and inputs 0x00dd and inputs 0x0011, we expect the output to be 0x00ee. If it is a subtract, we expect the output to be 0x00cc. If it is an "and", we expect the output to be 0x0000, and if it is an "or" we expect 0x00ff.
  - add \$t0, \$t0, \$t1 \$t0 value 0x00aa and \$t1 has value 0x0011
    - we expect the new value 0x00bb to be stored into register \$t0
  - sub \$t0, \$t1, \$t2 \$t0 has a value of 0x0fff, \$t1 has value 0x2222, \$t2 has value 0x1111
    - We expect that \$t0 will now have the value 0x1111
  - or \$t1, \$t0, \$a0 \$t1 has value 0x0137, \$t0 has value 0xf00f, \$a0 has value 0xff00
    - We expect that the new value in register \$11 will be 0xff0f.
  - and \$t1, \$t0, \$a0 \$t1 has value 0x0137, \$t0 has value 0xf00f, \$a0 has value 0xff00
    - We expect the new value in register \$t1 to be 0xf000

#### ALU Output Register:

Description: This register is for the purpose of storing the value that was just

calculated by the ALU.

Input: It is the 16-bit value that the ALU just calculated.

Output: It will have an output of a 16-value which will be used in

various instructions.

Tests: We will do a branch and make sure that the value in ALUOut

is the correct amount.

- Input is 0x0005, so we expect that 0x0005 will be stored in ALUOutput register and that the output is also 0x0005.
  - beq \$t0, \$t0, 0x0003
    - We expect the program counter to increase by 4. (once at the very beginning and three more when the branch is run.

- PC Value Mux:
  - o Description: This is the mux which controls how the PC Counter is updated
  - o Input:

It has six inputs that can be chosen. The value in Register A, which is a 16-bit value, the value directly after the ALU and before storing that value in ALUOut (16-bit value), and the ALUOut value which also has a 16-bit value. The top four bits of PC and bottom 12 bits of the instruction, a constant that represents the interrupt handling code address, the value from EPC.

- Output: It will have an output of a 16-value which will go to the PC Register.
- Control Signal: It is given a control signal to dictate how the PC Register will be updated and this is in the PC Value control.
- Tests: We need to check when PC value is 0, 1, and 2. We will do a jump register and make sure it is set to 0. We will do an addition instruction and watch to make sure that the PC counter increases by 1 and that the PC value is a 1. We will also do a branch to test and make sure the PC value is a 2.
- Coming in is 0x0001 in 0 and 0x0002 in 1 and 0x0003 in 2. If the mux is set to 0, we expect the output to be 0x0001. If the mux is set to 1, we expect the output to be 0x0002. If the mux is set to 2, we expect the output to be 0x0003.
  - jal \$t0- \$t0 has value 0x004 and we are at 0x0001
    - we expect the value in PC register to change to 0x0004 and the value of the line after 0x0001: 0x0002 will be in the \$ra register.
  - add \$t1, \$t0, \$t0 \$t0 has value 0x000a and \$t1 has value 0x0000
    - We expect the new value 0x014 to be in stored in register \$11
  - beq \$t0, \$t0, 0x0003
    - We expect the program counter to increase by 4 (once at the very beginning and three more when the branch is run).

#### • I or D mux:

Description: Instruction or Data mux to decide whether we will look up an

instruction or whether we are going to do a store word.

o Input: It has three inputs that can be chosen. The PC counter's

value with a 16-bit value or the ALUOut value which also has a

16-bit value or a 16-bit value from a decoder.

Output: It will have an output of a 16-value which will go to the

address in Memory.

Control Signal:It is given a control signal to dictate whether is will use the

ALUOut value or the value of the PC Counter.

Tests: We will make sure a jump register will work and that the mux is set

to a 0 to read the instruction. We will also do a store word to make sure that it is set to a 0 when loading the instruction and set

to a 1 when storing the data in memory.

• Coming in: 0x0001 in 0 and 0xffff and in 1. If the mux is 0, we expect the output to be 0x0001 and if the mux is 1 we expect the output to be 0xffff.

■ jal \$t0 - \$t0 has value 0x0004 and we are at 0x0001

• we expect the value in PC register to change to 0x0004 and the value of the line after 0x0001 : 0x0002 will be in the \$ra register.

■ sw \$t0, (\$a0)0 - \$a0 has a value of 2 and \$t0 is at memory 0x002a

We expect that 2 will be stored at the location 0x002a

#### EPC register:

Description: Register to hold the program counter value when an interrupt

occurs.

Input: One 16-bit input
 Output: One 16-bit output
 Control Signal:1-bit EPCWrite

o Tests: For any input value coming in when EPCWrite is 1, we expect that

value out.

### Interrupt Register:

Description: Hold the values for the hardware that is triggering the interrupt.

These values are used for determining what interrupt handler to

run in response to the interrupt.

Input: Eight 1-bit valuesOutput: One 8-bit value

o Control Signal:4-bit value that will determine a bit to zero out.

• Test: Initialize with some value, then send 4-bit values as control signals

and see if the corresponding bits zero out.

#### Decoder:

o Description: Based on what interrupt is happening, certain values are selected

and then sent as a possible input to memory.

Control signal:4-bit selector

o Output: 16-bit address

o Tests: For each possible selector, one distinct address should be

outputted.

## **Component Details**

- PC Register
  - 16-bit register that will hold PC counter.
- Memory Block:
  - Block memory with a 16-bit input address to read and output the 16-bit value from, and a 16-bit data to write to the address if the MemWrite control signal is on. This will be initialized with a .coe file containing our program.
- Instruction Register:
  - 16-bit register that will hold the output of the Memory Block, and split that value into multiple outputs: a 4-bit OpCode (Instruction[15:12]), 4-bit Register Read Address (Instruction[11:8]), 4-bit Register Read Address (Instruction[7:4]), 8-bit Instruction[7:0]
- Memory Data Register:
  - 16-bit register that will also hold the output of the Memory Block.
- Sign-Extension (12 to 16 bit):
  - Sign-extend a 12-bit value to 16-bits.
- Register Write Address Mux:
  - A 4-input 4-bit Mux that will output a 16-bit value. These inputs will be Instruction[3:0], Instruction[7:4], Instruction[11:8], constant 0xb.
- Register Write Data Mux:
  - A 3-input 16-bit Mux that will output a 4-bit value. These inputs will be the extended Instruction[7:0], the Memory Data Register, and ALUOut.
- Sign-Extension (8 to 16 bit):
  - Sign-extend 8-bit to 16-bit.
- Sign-Extension (4 to 16 bit):
  - Sign-extend 4-bit to 16-bit.
- Load-Upper Extension (8 to 16 bit):
- Sign-Extended Value Mux:
  - This will take in two 16-bit values (the sign-extended 4-bit and 8-bit), and choose which will be used.
- General Register File:
  - A 16, 16-bit register file with 2, 4-bit read address inputs, a 4-bit write address, a 16-bit write data, 2, 16-bit read address outputs. The RegWrite control signal will write the write data to the write address.
- A Register:

 16-bit register that will hold the read address 1 output from the general register file. This is meant to be an input to the ALU Source A Mux for using register values with the ALU.

### B Register:

 Description: Register to store the Read Out 2 value from General Reg. File. It has a 16 bit output value that goes into a mux to decide whether it will be used in the ALU.

#### ALU Source A Mux:

 Description: The unit for deciding what will go into the first half of the ALU. It is given two 16 bit value inputs. It then outputs the particular 16 bit value that is chosen.

#### ALU Source B Mux:

 Description: The unit for deciding what will go into the second half of the ALU. It is given four 16 bit value inputs. It then outputs the particular 16 bit value that is chosen.

#### ALU:

 Description: The unit for calculation within the processor. This takes care of all the arithmetic computations. It takes 2 16 bit value inputs and it will do some calculation decided upon by the ALU Operation through the bit code and then output the 16 bit value result.

### ALU Operation:

 Description: This is the operation that we tell the ALU to use. We give it the op code as a 4 bit input and it decides what operation the ALU will use on its two inputs.

### ALU Output Register:

 Description: This register is for the purpose of storing the value that was just calculated by the ALU. It is a 16 bit register that takes a 16 bit input that comes directly from the ALU. It has a 16 bit output that is the value that was stored in itself.

#### PC Value Mux:

 Description: This is the mux which controls how the PC Counter is updated. It is given three 16 bit values and will pick which one will update the PC counter.

#### • I or D mux:

 Description: Instruction or Data mux to decide whether we will look up and instruction or whether we are going to do a store word. It takes two 16 bit values and will choose which will write to the address in memory.

#### Main memory:

 Description: Instruction memory and data memory. Can hold 2^14 instructions that can be read from and written to. Takes a 16 bit address but will only use the 14 least significant bits. DataIn is 16 bits and serves as write data. WriteEnabled controls writing to the register.

### Hardware Selector:

o Description: Determines which Hardware was just triggered

## **Control Signals**

- IorD: This will choose between the PC, ALUOut, and decodeOut in a Mux whose output goes in as the address in the memory block.
- MemDataSelect: This will choose between ALUOut and IcdData in a Mux whose output goes in as the data in the memory block.
- IcdWrite: Writes to the IcdDisplay register.
- MemWrite: Write the input data to the input address in the memory block.
- IRegWrite: Write the input data to the Instruction Register.
- WriteAddr: Choose the general register address from a 4-input mux to write to.
- WriteData: Choose the data from a 4-input mux to write to the general register.
- RegWrite: Write the input data to the input write address in the general register file.
- ALUSrcA: Choose between PC and Register A from a 2-input mux as input for the ALU.
- ALUSrcB: Choose between Register B, 0x0001, a sign-extended value, and EPC from a 4-input mux as input for the ALU.
- PCData: Choose between Register A, the ALU output, ALUOut, alu result from a 5-input mux to write to the PC.
- SignExt: Choose between two sign-extended values to input to the ALUSrcB mux.
- PCWrite: Write the input to the PC register.
- PCWriteConditional: Write the input to the PC register (set when we're using conditional instructions such as branch equal).
- CLR: Chooses the bit in the interrupt register to clear. 4-bit signal.

## Integration Testing

Our plan for integration testing is to work through the RTL specifications. Specifically, we will begin with the first block: PC = PC + 1, IR = MEM[PC], with tests to update the PC register, and store the value from memory location PC into the instruction register. Then, we'll test the next block, and we'll continue testing by going left-to-right through the RTL diagram (starting with A-Type instructions).

## Update the PC reg

- PC starts at 0x0002
- ALUSrcA = 0
- ALUSrcB = 1
- PCData = 1
- Expect PC register to be 0x0003

### Jump Register

- PC Starts at 0x0002
- Register A has value 0x0005
- lorD = 0
- PCData = 0
- Expect PC register to be 0x0005

Add \$t0, \$t1, \$t2 -- \$t0 has 0x0005, \$t1 has value 0x000F, \$t2 has value 0x000D

- IorD = 0
- ALUSrcA = 1
- ALUSrcB = 0
- GRegWrite = 1
- WriteData = 2
- WriteAddr = 2
- ALUOp = 2
- Expect register \$t0 to have value 0x001C

Sub \$t0, \$t1, \$t2 -- \$t0 has 0x0005, \$t1 has value 0x000F, \$t2 has value 0x000D

- lorD = 0
- ALUSrcA = 1
- ALUSrcB = 0
- GRegWrite = 1
- WriteData = 2
- WriteAddr = 2
- ALUOp = 6
- Expect register \$t0 to have value 0x0002

Beg \$t0, \$t0, 0x0003 -- \$t0 has value 0x0002 - PC register has value 0x0020

- PCWriteBeq = 1
- PCWrite = 0

- PCData = 2
- Expect PC to have value 0x0024

## **Control Unit**

We drew out the data path and examined each instruction carefully. We figured out which values each mux would need to be set to in order to correctly execute the instruction. We listed out each portion of each instruction. We integrated our control designs using a Verilog State Machine. Our Control has 5 cycles. If an instruction takes less than 5 cycles, control can start the next instruction immediately.